



# 5g challenges

- Increasing no. of connected users and devices
- Target connection density: 1 million devices per km² [1]
- Difficulty in satisfying this with flexible orthogonal multiple access techniques

### CD-NOMA

- Code-Domain Non-Orthogonal Multiple Access (NOMA) evolved from CDMA
- Provides access to finite system resources
  - Simultaneously
  - Efficiently







- Allows multiple users to share same REs (Resource Element
- Each user adapts unique user specific spreading sequences which presents the signature

### Challenges in CD-NOMA





HIGH TIME COMPLEXITY SIGNIFICANT ENERGY REQUIREMENTS FOR DECODING ALGORITHMS

### SCMA



#### Sparse Code Multiple Access

- A CD-NOMA technique.
- Bit <---> Constellation Mapping + Low Density Spreading = Bit <----> Different Sparse Codewords
- Outperforms PD-NOMA





Figure 5. Performance comparison of LDS-CDMA, MUSA, PDMA and SCMA, in terms of BER, through Rayleigh fading channel: the number of orthogonal REs is 4 and the number of users is 6.



### Existing Literature

Sparse Code Multiple Access

- <u>Hardware Design and Implementation of Sparse Code Multiple Access</u>: Applies a fast convergence message passing algorithm and proposes a unified quantization scheme based on density evolution optimization. Performs both encoding and decoding.
- <u>Efficient Sparse Code Multiple Access Decoder Based on Deterministic Message Passing Algorithm</u>: Implements deterministic message passing algorithm. Implements decoding using various techniques on the FPGA and show BER vs SNR ratio and resource optimizations
- <u>Grant-Free Sparse Code Multiple Access for Uplink Massive Machine-Type Communications and Its Real-Time Receiver Design</u>
- Performance Characterization of an SCMA Decoder
- Toward High-Performance Implementation of 5G SCMA Algorithms



# Proposed Project

- · Provide a hardware implementation of SCMA decoder.
- Offload bottleneck tasks to FPGA (Field-Programmable Gate Array)
- Reduce time complexity and resource utilization with hardware optimizations on the FPGA.

### Expected outcome

- FPGA implementation of SCMA
- Enhanced overall performance of CD-NOMA decoding for 6G



# Timeline

| 10 <sup>th</sup> September, 2024 | Midsem (3-11 Oct) Evaluation                                                                                                                               | 20 <sup>th</sup> October, 2024                                                                                      | Endsem (4-12 Dec) Evaluation                                                                                                                                                                |
|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Understanding SCMA Algorithm.    | First draft of algorithm ready to run on processor.  Optimize the code.  Report bottlenecks in code.  Find which part of algorithm to be offloaded on FPGA | First draft of hardware code (HLS).  Running it on FPGA to get the readings.  Comparing results of FPGA & Processor | Running final optimized code on FPGA & comparing the results with the literature  Reporting the final readings:-  T <sub>execution</sub> ,  Resource Utilization,  P <sub>consumption</sub> |